📢Shop now for EEPROM products with FREE SHIPPING code EEPROM-M95-FREESHIP. Check out our M95P32-IXCST/EF and M95P16-IXMNT/E today! 

SPC56EL70L5CBOSY

SPC56EL70L5CBOSY

SPC56EL70L5CBFSY

SPC56EL70L5CBFSY

SPC56EL70L5CBFSR

Active

32-bit Power Architecture MCU for Automotive Chassis and Safety Applications

Quantity $ per Unit Savings
1 - 499$26.320%
500$18.8328%
Contact Sales
Out of stock
$26.32
Parameter NameParameter Value
Supply Voltage Min Volt3.0
Supply Voltage Max Volt3.6
Operating Temp Min Celsius-40.0
Operating Temp Max Celsius125.0
CoreDual e200z4d
ECCN US5A991.b.4.a
ECCN EUNEC
Packing TypeTape And Reel
RoHs compliantEcopack2
GradeAutomotive Safety
Package NameLQFP 144 20x20x1.4 mm

The SPC56XL70 series microcontrollers are system-on-chip devices that are built on Power Architecture technology and contain enhancements that improve the architecture’s fit in embedded applications, include additional instruction support for digital signal processing (DSP) and integrate technologies such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system.


The SPC56XL70 family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed to address electrical hydraulic power steering (EHPS), electric power steering (EPS) and airbag applications. The advanced and cost-efficient host processor core of the SPC56XL70 automotive controller family complies with the Power Architecture embedded category. It operates at speeds as high as 120 MHz and offers high-performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users’ implementations.

Key features
  • High-performance e200z4d dual core
    • 32-bit Power Architecture®technology CPU
    • Core frequency as high as 120 MHz
    • Dual issue five-stage pipeline core
    • Variable Length Encoding (VLE)
    • Memory Management Unit (MMU)
    • 4 KB instruction cache with error detection code
    • Signal Processing Engine (SPE)
  • Memory available
    • 2 MB flash memory with ECC
    • 192 KB on-chip SRAM with ECC
    • Built-in RWW capabilities for EEPROM emulation
  • SIL3/ASILD innovative safety concept: Lock step mode and Fail-safe protection
    • Sphere of Replication (SoR) for key components (such as CPU core, eDMA, crossbar switch)
    • Fault Collection and Control Unit (FCCU)
    • Redundancy Control and Checker Unit (RCCU) on outputs of the SoR connected to FCCU
    • Boot-time Built-In Self-Test for Memory (MBIST) and Logic (LBIST) triggered by hardware
    • Boot-time Built-In Self-Test for ADC and flash memory triggered by software
    • Replicated safety enhanced watchdog
    • Replicated junction temperature sensor
    • Non Maskable Interrupt (NMI)
    • 16-region Memory Protection Unit (MPU)
    • Clock Monitoring Units (CMU)
    • Power Management Unit (PMU)
    • Cyclic Redundancy Check (CRC) unit
  • Decoupled Parallel mode for high performance use of replicated cores
  • Nexus Class 3+ interface
  • Interrupts
    • Replicated 16-priority controller
    • Replicated 16-channel eDMA controller
  • GPIOs individually programmable as input, output or special function
  • Three 6-channel general-purpose eTimer units
  • 2 FlexPWM units: Four 16-bit channels per module
  • Communications interfaces
    • 2 LINFlexD channels
    • 3 DSPI channels with automatic chip select generation
    • 3 FlexCAN interfaces (2.0B Active) with 32 message objects
    • FlexRay module (V2.1 Rev. A) with 2 channels, 64 messag