STM32C591RGT6

STM32C591RGT6

Active

New

STM32C591RGT6TR

Mainstream Arm Cortex-M33 MCU, 144 MHz, 1 MB flash, 256 KB RAM, I3C

Supply Voltage Min Volt2.7
Supply Voltage Max Volt3.6
Operating Temp Min Celsius-40.0
Operating Temp Max Celsius85.0
CoreArm Cortex-M33
ECCN US3A991.a.2
ECCN EUNEC
Packing TypeTape And Reel
RoHs compliantEcopack2
GradeIndustrial
Package NameLQFP 64 10x10x1.4 mm

The STM32C59xxx devices are general purpose microcontrollers family (STM32C5 series) based on the high‑performance Arm® Cortex®-M33 32-bit RISC core. They operate at a frequency of up to 144 MHz.The Cortex®-M33 core features a single‑precision floating‑point unit (FPU) that...
Read More

Key features
  • Includes ST state-of-the-art patented technology.
  • Core
    • 32-bit Arm®
      Cortex®-M33 CPU with FPU, frequency up to 144 MHz, MPU, and DSP instructions
  • Benchmarks
  • ART Accelerator
    • 8-Kbyte instruction cache allowing 0-wait-state execution from flash and up to CPU maximum speed
  • Memories
    • Up to 1‑Mbyte flash memory with ECC, 2 banks read-while-write
    • 256-Kbyte SRAM including 128-Kbyte with ECC
    • 64-Kbyte user data flash memory, 2 banks
    • 4.5-Kbyte OTP (one-time programmable)
    • One Octo-SPI memory interface and support for serial PSRAM/NAND/NOR, hyper RAM/Flash
  • Clock, reset, and supply management
    • 2.7 V to 3.6 V application supply and I/O
    • POR, PDR, and PVD
    • Embedded regulator (LDO)
    • Internal oscillators: 144 MHz HSI (with ± 1% accuracy over temperature range [-20°C : 130°C])160/144/100 MHz PSI32 kHz LSI

    • External oscillators:
      4 to 50 MHz HSE,
      32.768 kHz LSE
    • Low-power modes: Sleep, Stop, and Standby
  • DMA controller to offload the CPU
    • 2 x LPDMA with 16 channels (8 + 8)
  • Analog
    • 3 × 12-bit ADCs (28 external channels and 2 internal), up to 2.25 MSPS, or up to 4.5 MSPS in dual interleaved mode
    • 1 × 12-bit DAC
    • 1 × comparator
  • Up to 17 timers
    • 7 × 16-bit (including 2 × 16-bit advanced motor control, 1 × low-power 16-bit timer available in Stop mode) and 4 × 32-bit timers
    • 2 × watchdogs
    • 1 × SysTick timer
    • RTC with hardware calendar, alarms, and calibration
  • Communication interfaces
    • Up to 2 × I2C FM+ interfaces (SMBus/PMBus)
    • Up to 1 × I3C
    • Up to 4 × USARTs (ISO7816 interface, LIN, IrDA, modem control), 3 × UARTs, and 1 × LPUART
    • Up to 3 × SPIs with muxed with full‑duplex I2S for audio class accuracy via external clock and up to 4 × additional SPIs from 4 × USARTs when configured in synchronous mode
    • 2 × FDCANs
    • 1 × USB 2.0 full-speed host and device
    • Ethernet MAC interface with DMA controller
  • Low-power modes
    • Sleep, Stop, and Standby modes
  • Up to 118 I/O ports with interrupt capability
  • Security
    • HASH hardware accelerator (SHA-1, SHA-224, SHA-256, SHA-512, HMAC)
    • Hardware unique key (HUK)
    • ECDSA signature verification
    • True random number generator, NIST SP800-90B compliant
    • 96-bit unique ID
    • Flexible life-cycle scheme with RDP and password-protected regression
  • Mathematical coprocessor
    • CORDIC for trigonometric functions acceleration
  • Bootloader support on USART, FDCAN, USB, and SPI interfaces
  • All packages are ECOPACK2 compliant.
Coming Soon
Supply Voltage Min Volt2.7
Supply Voltage Max Volt3.6
Operating Temp Min Celsius-40.0
Operating Temp Max Celsius85.0
CoreArm Cortex-M33
ECCN US3A991.a.2
ECCN EUNEC
Packing TypeTape And Reel
RoHs compliantEcopack2
GradeIndustrial
Package NameLQFP 64 10x10x1.4 mm

The STM32C59xxx devices are general purpose microcontrollers family (STM32C5 series) based on the high‑performance Arm® Cortex®-M33 32-bit RISC core. They operate at a frequency of up to 144 MHz.The Cortex®-M33 core features a single‑precision floating‑point unit (FPU) that...
Read More

Key features
  • Includes ST state-of-the-art patented technology.
  • Core
    • 32-bit Arm®
      Cortex®-M33 CPU with FPU, frequency up to 144 MHz, MPU, and DSP instructions
  • Benchmarks
  • ART Accelerator
    • 8-Kbyte instruction cache allowing 0-wait-state execution from flash and up to CPU maximum speed
  • Memories
    • Up to 1‑Mbyte flash memory with ECC, 2 banks read-while-write
    • 256-Kbyte SRAM including 128-Kbyte with ECC
    • 64-Kbyte user data flash memory, 2 banks
    • 4.5-Kbyte OTP (one-time programmable)
    • One Octo-SPI memory interface and support for serial PSRAM/NAND/NOR, hyper RAM/Flash
  • Clock, reset, and supply management
    • 2.7 V to 3.6 V application supply and I/O
    • POR, PDR, and PVD
    • Embedded regulator (LDO)
    • Internal oscillators: 144 MHz HSI (with ± 1% accuracy over temperature range [-20°C : 130°C])160/144/100 MHz PSI32 kHz LSI

    • External oscillators:
      4 to 50 MHz HSE,
      32.768 kHz LSE
    • Low-power modes: Sleep, Stop, and Standby
  • DMA controller to offload the CPU
    • 2 x LPDMA with 16 channels (8 + 8)
  • Analog
    • 3 × 12-bit ADCs (28 external channels and 2 internal), up to 2.25 MSPS, or up to 4.5 MSPS in dual interleaved mode
    • 1 × 12-bit DAC
    • 1 × comparator
  • Up to 17 timers
    • 7 × 16-bit (including 2 × 16-bit advanced motor control, 1 × low-power 16-bit timer available in Stop mode) and 4 × 32-bit timers
    • 2 × watchdogs
    • 1 × SysTick timer
    • RTC with hardware calendar, alarms, and calibration
  • Communication interfaces
    • Up to 2 × I2C FM+ interfaces (SMBus/PMBus)
    • Up to 1 × I3C
    • Up to 4 × USARTs (ISO7816 interface, LIN, IrDA, modem control), 3 × UARTs, and 1 × LPUART
    • Up to 3 × SPIs with muxed with full‑duplex I2S for audio class accuracy via external clock and up to 4 × additional SPIs from 4 × USARTs when configured in synchronous mode
    • 2 × FDCANs
    • 1 × USB 2.0 full-speed host and device
    • Ethernet MAC interface with DMA controller
  • Low-power modes
    • Sleep, Stop, and Standby modes
  • Up to 118 I/O ports with interrupt capability
  • Security
    • HASH hardware accelerator (SHA-1, SHA-224, SHA-256, SHA-512, HMAC)
    • Hardware unique key (HUK)
    • ECDSA signature verification
    • True random number generator, NIST SP800-90B compliant
    • 96-bit unique ID
    • Flexible life-cycle scheme with RDP and password-protected regression
  • Mathematical coprocessor
    • CORDIC for trigonometric functions acceleration
  • Bootloader support on USART, FDCAN, USB, and SPI interfaces
  • All packages are ECOPACK2 compliant.