📢 Promotion ends on Mar. 31st! Get FREE SHIPPING for your automotive project! Order now! 🛒

STGAP2SICSN

STGAP2SICSN

STGAP2SICSNCTR

STGAP2SICSNCTR

STGAP2SICSNC

Active

Galvanically isolated 4 A single gate driver for SiC MOSFETs

Quantity $ per Unit Savings
1 - 9$2.460%
10 - 24$2.2210%
25 - 99$2.0915%
100 - 249$1.7827%
250 - 499$1.6832%
500$1.4641%
Contact Sales
Out of stock
$2.46
Parameter NameParameter Value
Operating Temp Min Celsius-40.0
Operating Temp Max Celsius125.0
ECCN USEAR99
ECCN EUNEC
Packing TypeTube
RoHs compliantEcopack2
GradeIndustrial
Package NameSO-8

The STGAP2SICSN is a single gate driver which provides galvanic isolation between the gate driving channel and the low voltage control and interface circuitry.


The gate driver is characterized by 4 A capability and rail-to-rail outputs, making the device also suitable for mid and high power applications such as power conversion and motor driver inverters in industrial applications. The device is available in two different configurations. The configuration with separated output pins allows to independently optimize turn-on and turn-off by using dedicated gate resistors. The configuration featuring single output pin and Miller CLAMP function prevents gate spikes during fast commutations in half-bridge topologies. Both configurations provide high flexibility and bill of material reduction for external components.


The device integrates protection functions: UVLO with optimized value for SiC MOSFETs and thermal shutdown are included to easily design high reliability systems. Dual input pins allow choosing the control signal polarity and also implementing HW interlocking protection in order to avoid cross-conduction in case of controller malfunction. The input to output propagation delay results are contained within 75 ns, providing high PWM control accuracy. A standby mode is available in order to reduce idle power consumption.

Key features
  • High voltage rail up to 1700 V
  • Driver current capability: 4 A sink/source @25 °C
  • dV/dt transient immunity ±100 V/ns in full temperature range
  • Overall input-output propagation delay: 75 ns
  • Separate sink and source option for easy gate driving configuration
  • 4 A Miller CLAMP dedicated pin option
  • UVLO function
  • Gate driving voltage up to 26 V
  • 3.3 V, 5 V TTL/CMOS inputs with hysteresis
  • Temperature shutdown protection
  • Standby function
  • 4.8 kVPK
    isolation
  • UL 1577 recognized
  • Narrow body SO-8